stm32: 25MHz clock fixes
Signed-off-by: Arkadiusz Raj <arek.raj@gmail.com>
This commit is contained in:
parent
a6e28f7d6a
commit
28e41806f5
|
@ -145,7 +145,8 @@ enable_clock_stm32f40x(void)
|
||||||
{
|
{
|
||||||
#if CONFIG_MACH_STM32F405 || CONFIG_MACH_STM32F407 \
|
#if CONFIG_MACH_STM32F405 || CONFIG_MACH_STM32F407 \
|
||||||
|| CONFIG_MACH_STM32F401 || CONFIG_MACH_STM32F429
|
|| CONFIG_MACH_STM32F401 || CONFIG_MACH_STM32F429
|
||||||
uint32_t pll_base = 2000000, pll_freq = CONFIG_CLOCK_FREQ * 2, pllcfgr;
|
uint32_t pll_base = (CONFIG_STM32_CLOCK_REF_25M) ? 1000000 : 2000000;
|
||||||
|
uint32_t pll_freq = CONFIG_CLOCK_FREQ * 2, pllcfgr;
|
||||||
if (!CONFIG_STM32_CLOCK_REF_INTERNAL) {
|
if (!CONFIG_STM32_CLOCK_REF_INTERNAL) {
|
||||||
// Configure 168Mhz PLL from external crystal (HSE)
|
// Configure 168Mhz PLL from external crystal (HSE)
|
||||||
uint32_t div = CONFIG_CLOCK_REF_FREQ / pll_base;
|
uint32_t div = CONFIG_CLOCK_REF_FREQ / pll_base;
|
||||||
|
|
Loading…
Reference in New Issue